Flip-Flop Design in Nanometer CMOS

From High Speed to Low Energy
Buch | Softcover
XV, 260 Seiten
2016 | 1. Softcover reprint of the original 1st ed. 2015
Springer International Publishing (Verlag)
978-3-319-34592-5 (ISBN)

Lese- und Medienproben

Flip-Flop Design in Nanometer CMOS - Massimo Alioto, Elio Consoli, Gaetano Palumbo
106,99 inkl. MwSt
This book offers a comprehensive treatment of Flip-Flop design, including nanometer effects and the consequent design tradeoffs for current and future VLSI systems. It examines more than 20 topologies, covering all relevant classes of circuits.

This book provides a unified treatment of Flip-Flop design and selection in nanometer CMOS VLSI systems. The design aspects related to the energy-delay tradeoff in Flip-Flops are discussed, including their energy-optimal selection according to the targeted application, and the detailed circuit design in nanometer CMOS VLSI systems. Design strategies are derived in a coherent framework that includes explicitly nanometer effects, including leakage, layout parasitics and process/voltage/temperature variations, as main advances over the existing body of work in the field. The related design tradeoffs are explored in a wide range of applications and the related energy-performance targets. A wide range of existing and recently proposed Flip-Flop topologies are discussed. Theoretical foundations are provided to set the stage for the derivation of design guidelines, and emphasis is given on practical aspects and consequences of the presented results. Analytical models and derivations are introduced when needed to gain an insight into the inter-dependence of design parameters under practical constraints. This book serves as a valuable reference for practicing engineers working in the VLSI design area, and as text book for senior undergraduate, graduate and postgraduate students (already familiar with digital circuits and timing).


The Logical Effort Method.- Design in the Energy-Delay Space.- Clocked Storage Elements.- Flip-Flop Optimized Design.- Analysis and Comparison in the Energy-Delay-Area Domain.- Energy Efficiency Versus Clock Slope.- Hold Time Issues and Impact of variations on Flip-Flop Topologies.- Ultra-Fast and Energy-Efficient Pulsed Latch Topologies.

Erscheinungsdatum
Zusatzinfo XV, 260 p. 123 illus., 5 illus. in color.
Verlagsort Cham
Sprache englisch
Maße 155 x 235 mm
Themenwelt Mathematik / Informatik Informatik Theorie / Studium
Technik Elektrotechnik / Energietechnik
Schlagworte Circuits and Systems • Clocking in VLSI • Computer architecture and logic design • Digital System Clocking • Electronic Circuits and Devices • Electronic devices and materials • Electronics: circuits and components • Engineering • Flip-Flop Design • Flip-Flop/Latch Design • Layout Parasitics in VLSI • Nanometer CMOS VLSI • Nanotechnology and Microengineering • other manufacturing technologies • Processor Architectures • Timing Optimization for VLSI
ISBN-10 3-319-34592-3 / 3319345923
ISBN-13 978-3-319-34592-5 / 9783319345925
Zustand Neuware
Haben Sie eine Frage zum Produkt?
Mehr entdecken
aus dem Bereich
Grundlagen – Anwendungen – Perspektiven

von Matthias Homeister

Buch | Softcover (2022)
Springer Vieweg (Verlag)
34,99
Eine Einführung in die Systemtheorie

von Margot Berghaus

Buch | Softcover (2022)
UTB (Verlag)
25,00