Debugging Systems-on-Chip

Communication-centric and Abstraction-based Techniques
Buch | Hardcover
XV, 311 Seiten
2014 | 2014
Springer International Publishing (Verlag)
978-3-319-06241-9 (ISBN)

Lese- und Medienproben

Debugging Systems-on-Chip - Bart Vermeulen, Kees Goossens
139,09 inkl. MwSt

This book describes an approach and supporting infrastructure to facilitate debugging the silicon implementation of a System-on-Chip (SOC), allowing its associated product to be introduced into the market more quickly. Readers learn step-by-step the key requirements for debugging a modern, silicon SOC implementation, nine factors that complicate this debugging task, and a new debug approach that addresses these requirements and complicating factors. The authors' novel communication-centric, scan-based, abstraction-based, run/stop-based (CSAR) debug approach is discussed in detail, showing how it helps to meet debug requirements and address the nine, previously identified factors that complicate debugging silicon implementations of SOCs. The authors also derive the debug infrastructure requirements to support debugging of a silicon implementation of an SOC with their CSAR debug approach. This debug infrastructure consists of a generic on-chip debug architecture, a configurable automated design-for-debug flow to be used during the design of an SOC, and customizable off-chip debugger software. Coverage includes an evaluation of the efficiency and effectiveness of the CSAR approach and its supporting infrastructure, using six industrial SOCs and an illustrative, example SOC model. The authors also quantify the hardware cost and design effort to support their approach.

Bart Vermeulen received his MSc and PhD degrees in Electrical Engineering from the Eindhoven University of Technology in respectively 1997 and 2013. He is currently a Senior Principal in the Central Research and Development organization of NXP Semiconductors, The Netherlands. His research interests include the design, validation and test of robust, distributed architectures for embedded systems. He published 40+ papers and 8 patents. Kees Goossens received his PhD in Computer Science from the University of Edinburgh in 1993 on hardware verification using embeddings of formal semantics of hardware description languages in proof systems. He worked for Philips/NXP Research from 1995 to 2010 on networks on chip for consumer electronics. He is professor at the Eindhoven University of Technology, where his research focusses on composable, predictable, low-power embedded systems. He published 2 books, 100+ papers and 24 patents.

Part I Introduction.- Introduction.- Part II The Complexity of debugging system chips.- Post-silicon debugging of a single building block.- Post-silicon debugging of multiple building blocks.- Part III The CSAR debug approach.- CSAR debug overview.- On-chip debug architecture.- Design-for-Debug flow.- Off-chip debugger software.- Part IV Case studies.- Case studies.- Part V Related work, conclusion, and future work.- Related work.- Conclusion and future work.

Erscheint lt. Verlag 4.8.2014
Reihe/Serie Embedded Systems
Zusatzinfo XV, 311 p. 127 illus., 7 illus. in color.
Verlagsort Cham
Sprache englisch
Maße 155 x 235 mm
Gewicht 629 g
Themenwelt Mathematik / Informatik Informatik Theorie / Studium
Technik Elektrotechnik / Energietechnik
Schlagworte Debugging Systems-on-chip • Design-for-debug • Off-chip Debugger Software • On-chip Debug Architecture • On-Chip Instrumentation • SOC Design, Verification, and Validation • System-on-Chip (SoC) • Why Programs Fail
ISBN-10 3-319-06241-7 / 3319062417
ISBN-13 978-3-319-06241-9 / 9783319062419
Zustand Neuware
Haben Sie eine Frage zum Produkt?
Mehr entdecken
aus dem Bereich
Grundlagen – Anwendungen – Perspektiven

von Matthias Homeister

Buch | Softcover (2022)
Springer Vieweg (Verlag)
34,99
Eine Einführung in die Systemtheorie

von Margot Berghaus

Buch | Softcover (2022)
UTB (Verlag)
25,00