Arithmetic Built-In Self-Test for Embedded Systems
Prentice Hall (Verlag)
978-0-13-756438-5 (ISBN)
- Titel ist leider vergriffen;
keine Neuauflage - Artikel merken
This is a true cutting-edge circuit design from industry which may lead to corporate relationship with Mentor Graphics. It is a book for professionals which has some small usage as a grad level text. It clusters well with many recent and upcoming titles in the heart of my signing target area. The MS is camera-ready and the authors are adding more introductory and comprehensive material to broaden its market further.
1. Built-In Self-Test.
Introduction. Design for Testability. Generation of Test Vectors. Compaction of Test Responses. BIST Schemes for Random Logic. BIST for Memory Arrays.
2. Generation of Test Vectors.
Additive Generators of Exhaustive Patterns. Other Generation Schemes. Two-Dimensional Generators.
3. Test-Response Compaction.
Binary Adders. 1's Complement Adders. Rotate-Carry Adders. Cascaded Compaction Scheme.
4. Fault Diagnosis.
Analytical Model. Experimental Validation. The Quality of Diagnostic Resolution. Fault Diagnosis in Scan-Based Designs.
5. BIST of Data-Path Kernel.
Testing of ALU. Testing of the MAC Unit. Testing of the Microcontroller.
6. Fault Grading.
Fault Simulation Framework. Functional Fault Simulation. Experimental Results.
7. High-Level Synthesis.
Implementation-Dependent Fault Grading. Synthesis Steps. Simulation Results.
8. ABIST at Work.
Testing of Random Logic. Memory Testing. Digital Integrators. Leaking Integrators.
9. Epilog.
Bibliography.
A. Tables of Generators.
B. Assembly Language.
Index.
Erscheint lt. Verlag | 11.11.1997 |
---|---|
Verlagsort | Upper Saddle River |
Sprache | englisch |
Gewicht | 641 g |
Themenwelt | Mathematik / Informatik ► Informatik ► Theorie / Studium |
Technik ► Elektrotechnik / Energietechnik | |
ISBN-10 | 0-13-756438-4 / 0137564384 |
ISBN-13 | 978-0-13-756438-5 / 9780137564385 |
Zustand | Neuware |
Haben Sie eine Frage zum Produkt? |
aus dem Bereich