Recent Advances in PMOS Negative Bias Temperature Instability -

Recent Advances in PMOS Negative Bias Temperature Instability

Characterization and Modeling of Device Architecture, Material and Process Impact

Souvik Mahapatra (Herausgeber)

Buch | Hardcover
311 Seiten
2021 | 1st ed. 2022
Springer Verlag, Singapore
978-981-16-6119-8 (ISBN)
160,49 inkl. MwSt
This book covers advances in Negative Bias Temperature Instability (NBTI) and will prove useful to researchers and professionals in the semiconductor devices areas. NBTI continues to remain as an important reliability issue for CMOS transistors and circuits. Development of NBTI resilient technology relies on utilizing suitable stress conditions, artifact free measurements and accurate physics-based models for the reliable determination of degradation at end-of-life, as well as understanding the process, material and device architectural impacts. This book discusses: 



Ultra-fast measurements and modelling of parametric drift due to NBTI in different transistor architectures: planar bulk and FDSOI p-MOSFETs, p-FinFETs and GAA-SNS p-FETs, with Silicon and Silicon Germanium channels. 


BTI Analysis Tool (BAT), a comprehensive physics-based framework, to model the measured time kinetics of parametric drift during and after DC and ACstress, at different stress and recovery biases and temperature, as well as pulse duty cycle and frequency. 



The Reaction Diffusion (RD) model is used for generated interface traps, Transient Trap Occupancy Model (TTOM) for charge occupancy of the generated interface traps and their contribution, Activated Barrier Double Well Thermionic (ABDWT) model for hole trapping in pre-existing bulk gate insulator traps, and Reaction Diffusion Drift (RDD) model for bulk trap generation in the BAT framework; NBTI parametric drift is due to uncorrelated contributions from the trap generation (interface, bulk) and trapping processes. 

Analysis and modelling of Nitrogen incorporation into the gate insulator, Germanium incorporation into the channel, and mechanical stress effects due to changes in the transistor layout or device dimensions; similarities and differences of (100) surface dominated planar and GAA MOSFETs and (110) sidewall dominated FinFETs are analysed.

Souvik Mahapatra received his Bachelors and Masters degrees in Physics from Jadavpur University, Calcutta, India in 1993 and 1995 respectively, and PhD in Electrical Engineering from IIT Bombay, Mumbai, India in 1999. During 2000-2001, he was with Bell Laboratories, Lucent Technolgies, Murray Hill, NJ, USA. Since 2002 he is with IIT Bombay, and is currently the PK Kelkar Chair Professor in the Department of Electrical Engineering. His primary research interests are in the areas of semiconductor device characterization, modeling and simulation, and in particular, MOS transistor and Flash memory device scaling and reliability. He has interacted closely with major semiconductor industries in the world, and has contributed in several technologically relevant research topics such as MOS gate insulator scaling, Bias Temperature Instability and Hot Carrier Degradation in CMOS devices, CHISEL NOR Flash, SONOS NOR and NAND Flash memory devices. He has authored and co-authored more than 190 papers in peer reviewed journals and conferences and several book chapters, and delivered invited talks and tutorials in major international conferences around the world, including at the IEEE IEDM and IEEE IRPS. He has served as a distinguished lecturer of the IEEE EDS, chair of the IEEE EDS device reliability physics subcommittee, and in paper selection subcommittees and as session chairs in several IEEE conferences. He is a fellow of Institute of Electrical and Electronics Engineers (IEEE), Indian National Science Academy (INSA), Indian National Academy of Engineering (INAE) and Indian Academy of Sciences (IASc).

Characterization of NBTI Parametric Drift.- BAT Framework Modeling of Gate First HKMG Si and SiGe Channel FDSOI MOSFETs.- BTI Analysis Tool (BAT) Model Framework.- BAT Framework Modeling of RMG HKMG SOI FinFETs.- BAT Framework Modeling of RMG HKMG GAA-SNS FETs.- BAT Framework Modeling of RMG HKMG Si and SiGe Channel FinFETs.- BAT Framework Modeling of Gate First HKMG Si Channel MOSFETs.- BAT Framework Modeling of AC NBTI: Stress Mode, Duty Cycle and Frequency.- BAT Framework Modeling of Dimension Scaling in FinFETs and GAA-SNS FETs.- BTI Analysis Tool (BAT) Model Framework – Generation of Interface Traps.- Device Architecture, Material and Process Dependencies of NBTI Parametric Drift.- Physical Mechanism of NBTI Parametric Drift.- BAT Framework Modeling of Gate First HKMG Si-capped SiGe Channel MOSFETs.- BTI Analysis Tool (BAT) Model Framework – Interface Trap Occupancy and Hole Trapping.

Erscheinungsdatum
Zusatzinfo 189 Illustrations, color; 24 Illustrations, black and white; XXIII, 311 p. 213 illus., 189 illus. in color.
Verlagsort Singapore
Sprache englisch
Maße 155 x 235 mm
Themenwelt Naturwissenschaften Chemie Analytische Chemie
Naturwissenschaften Physik / Astronomie Festkörperphysik
Technik Elektrotechnik / Energietechnik
Schlagworte ABDWT model • Charge Pumping • DCIV • Dimension Scaling • FDSOI • FinFET • flicker noise • GAA-SNS FET • HKMG • Layout • Mechanical strain • MOSFET • NBTI • RDD model • RD model • Si channel • SiGe channel • SILC • Trap Generation • Trapping
ISBN-10 981-16-6119-7 / 9811661197
ISBN-13 978-981-16-6119-8 / 9789811661198
Zustand Neuware
Haben Sie eine Frage zum Produkt?
Mehr entdecken
aus dem Bereich
Daten, Formeln, Übungsaufgaben

von Friedrich W. Küster; Alfred Thiel; Andreas Seubert

Buch | Softcover (2023)
De Gruyter (Verlag)
54,95