Für diesen Artikel ist leider kein Bild verfügbar.

Testing and Testable Design of High-Density Random-Access Memories

Buch | Hardcover
424 Seiten
1996 | 1996 ed.
Kluwer Academic Publishers (Verlag)
978-0-7923-9782-3 (ISBN)
181,85 inkl. MwSt
  • Keine Verlagsinformationen verfügbar
  • Artikel merken
Deals with the study of fault modeling, testing and testable design of semiconductor random-access memories. This book is written primarily for the practising design engineer and the manufacturer of random-access memories (RAMs) of the modern age. It provides useful exposure to advanced testing schemes and testable design approaches for RAMs.
Testing and Testable Design of High-Density Random-Access Memories deals with the study of fault modeling, testing and testable design of semiconductor random-access memories. It is written primarily for the practising design engineer and the manufacturer of random-access memories (RAMs) of the modern age. It provides useful exposure to state-of-the-art testing schemes and testable design approaches for RAMs. It is also useful as a supplementary text for undergraduate courses on testing and testability of RAMs. Testing and Testable Design of High-Density Random-Access Memories presents an integrated approach to state-of-the-art testing and testable design techniques for RAMs. These new techniques are being used for increasing the memory testability and for lowering the cost of test equipment. Semiconductor memories are an essential component of digital computers - they are used as primary storage devices. They are used in almost all home electronic equipment, in hospitals and for avionics and space applications. From hand-held electronic calculators to supercomputers, we have seen generations of memories that have progressively become smaller, smarter and cheaper.
For the past two decades there has been vigorous research in semiconductor memory design and testing. Such research has resulted in bringing the dynamic RAM (DRAM) to the forefront of the microelectronics industry in terms of achievable integration levels, high performance, high reliability, low power and low cost. The DRAM is regarded as the technological driver for the commercial microelectronics industry. Testing and Testable Design of High-Density Random-Access Memories deals with real- world examples that will be useful to readers. This book also provides college and university students with a systematic exposure to a wide spectrum of issues related to RAM testing and testable design.

List of Figures. List of Tables. About the Authors. Foreword. Preface. Symbols and Notation. 1. Introduction. 2. Electrical Testing of Faults. 3. Functional Fault Modeling and Testing. 4. Technology and Layout-Related Testing. 5. Built-In Self-Testing and Design for Testability. 6. Conclusion. A: Glossary. B: Commercial RAM Data. C: Market for RAMs. References. Index.

Reihe/Serie Frontiers in Electronic Testing ; 6
Zusatzinfo black & white illustrations
Sprache englisch
Maße 156 x 234 mm
Gewicht 1710 g
Einbandart gebunden
Themenwelt Technik Elektrotechnik / Energietechnik
ISBN-10 0-7923-9782-7 / 0792397827
ISBN-13 978-0-7923-9782-3 / 9780792397823
Zustand Neuware
Haben Sie eine Frage zum Produkt?
Mehr entdecken
aus dem Bereich
DIN-Normen und Technische Regeln für die Elektroinstallation

von DIN; ZVEH; Burkhard Schulze

Buch | Softcover (2023)
Beuth (Verlag)
86,00
Wegweiser für Elektrofachkräfte

von Gerhard Kiefer; Herbert Schmolke; Karsten Callondann

Buch | Hardcover (2024)
VDE VERLAG
48,00