System-Level Design Techniques for Energy-Efficient Embedded Systems
Seiten
2003
Springer-Verlag New York Inc.
978-1-4020-7750-0 (ISBN)
Springer-Verlag New York Inc.
978-1-4020-7750-0 (ISBN)
System-Level Design Techniques for Energy-Efficient Embedded Systems addresses the development and validation of co-synthesis techniques that allow an effective design of embedded systems with low energy dissipation. The book provides an overview of a system-level co-design flow, illustrating through examples how system performance is influenced at various steps of the flow including allocation, mapping, and scheduling. The book places special emphasis upon system-level co-synthesis techniques for architectures that contain voltage scalable processors, which can dynamically trade off between computational performance and power consumption. Throughout the book, the introduced co-synthesis techniques, which target both single-mode systems and emerging multi-mode applications, are applied to numerous benchmarks and real-life examples including a realistic smart phone.
Background.- Power Variation-Driven Dynamic Voltage Scaling.- Optimisation of Mapping and Scheduling for Dynamic Voltage Scaling.- Energy-Efficient Multi-mode Embedded Systems.- Dynamic Voltage Scaling for Control Flow-Intensive Applications.- LOPOCOS: A Prototype Low Power Co-Synthesis Tool.- Conclusion.
Zusatzinfo | XVII, 194 p. |
---|---|
Verlagsort | New York, NY |
Sprache | englisch |
Maße | 155 x 235 mm |
Themenwelt | Informatik ► Weitere Themen ► CAD-Programme |
Informatik ► Weitere Themen ► Hardware | |
Technik ► Elektrotechnik / Energietechnik | |
ISBN-10 | 1-4020-7750-5 / 1402077505 |
ISBN-13 | 978-1-4020-7750-0 / 9781402077500 |
Zustand | Neuware |
Haben Sie eine Frage zum Produkt? |
Mehr entdecken
aus dem Bereich
aus dem Bereich
Buch | Softcover (2023)
Beuth (Verlag)
99,00 €
Einführung in die Geometrische Produktspezifikation
Buch | Softcover (2023)
Europa-Lehrmittel (Verlag)
20,70 €