Wafer-Level Chip-Scale Packaging

Analog and Power Semiconductor Applications

, (Autoren)

Buch | Softcover
322 Seiten
2016 | Softcover reprint of the original 1st ed. 2015
Springer-Verlag New York Inc.
978-1-4939-5438-4 (ISBN)

Lese- und Medienproben

Wafer-Level Chip-Scale Packaging - Shichun Qu, Yong Liu
160,49 inkl. MwSt
Analog and Power Wafer Level Chip Scale Packaging presents a state-of-art and in-depth overview in analog and power WLCSP design, material characterization, reliability and modeling. Recent advances in analog and power electronic WLCSP packaging are presented based on the development of analog technology and power device integration. The book covers in detail how advances in semiconductor content, analog and power advanced WLCSP design, assembly, materials and reliability have co-enabled significant advances in fan-in and fan-out with redistributed layer (RDL) of analog and power device capability during recent years. Since the analog and power electronic wafer level packaging is different from regular digital and memory IC package, this book will systematically introduce the typical analog and power electronic wafer level packaging design, assembly process, materials, reliability and failure analysis, and material selection. Along with new analog and power WLCSP development, the roleof modeling is a key to assure successful package design. An overview of the analog and power WLCSP modeling and typical thermal, electrical and stress modeling methodologies is also presented in the book.

Chapter 1. Demand and Challenges for Wafer Level Analog and Power Packaging.- Chapter 2. Fan-In Analog Wafer Level Chip Scale Package.- Chapter 3. Fan-Out Analog Wafer Level Chip Scale Package.- Chapter 4. Wafer Level Analog Chip Scale Package Stackable Design.- Chapter 5. Wafer Level Discrete Power MOSFET Package Design.- Chapter 6. Wafer Level Packaging TSV/Stack die for Integration of Analog and Power Solution.- Chapter 7. Thermal Management, Design, Analysis for WLCSP.- Chapter 8. Electrical and Multi-Physics Simulations for Analog and Power WLCSP.- Chapter 9. WLCSP Typical Assembly Process.- Chapter 10. WLCSP Typical Reliability and Test.

Erscheinungsdatum
Zusatzinfo 256 Illustrations, color; 58 Illustrations, black and white; XVII, 322 p. 314 illus., 256 illus. in color.
Verlagsort New York
Sprache englisch
Maße 155 x 235 mm
Themenwelt Technik Elektrotechnik / Energietechnik
Technik Maschinenbau
Schlagworte Analog and Power Electronic Package • Analog Technology • Packaging Technology • Power Electronics • Wafer Level Chip Scale Package (WLCSP) • WLCSP Assembly • WLCSP Design • WLCSP Modeling • WLCSP Reliability
ISBN-10 1-4939-5438-5 / 1493954385
ISBN-13 978-1-4939-5438-4 / 9781493954384
Zustand Neuware
Haben Sie eine Frage zum Produkt?
Mehr entdecken
aus dem Bereich
Wegweiser für Elektrofachkräfte

von Gerhard Kiefer; Herbert Schmolke; Karsten Callondann

Buch | Hardcover (2024)
VDE VERLAG
48,00