Transactions on High-Performance Embedded Architectures and Compilers V
Seiten
2019
|
1st ed. 2019
Springer Berlin (Verlag)
978-3-662-58833-8 (ISBN)
Springer Berlin (Verlag)
978-3-662-58833-8 (ISBN)
Transactions on HiPEAC aims at the timely dissemination of research contributions in computer architecture and compilation methods for high-performance embedded computer systems. Recognizing the convergence of embedded and general-purpose computer systems, this journal publishes original research on systems targeted at specific computing tasks as well as systems with broad application bases. The scope of the journal therefore covers all aspects of computer architecture, code generation and compiler optimization methods of interest to researchers and practitioners designing future embedded systems.
This 5th issue contains extended versions of papers by the best paper award candidates of IC-SAMOS 2009 and the SAMOS 2009 Workshop, colocated events of the 9th International Symposium on Systems, Architectures, Modeling and Simulation, SAMOS 2009, held in Samos, Greece, in 2009. The 7 papers included in this volume were carefully reviewed and selected. The papers cover research on embedded processor hardware/software design and integration and present challenging research trends.
This 5th issue contains extended versions of papers by the best paper award candidates of IC-SAMOS 2009 and the SAMOS 2009 Workshop, colocated events of the 9th International Symposium on Systems, Architectures, Modeling and Simulation, SAMOS 2009, held in Samos, Greece, in 2009. The 7 papers included in this volume were carefully reviewed and selected. The papers cover research on embedded processor hardware/software design and integration and present challenging research trends.
Efficient Mapping of Streaming Applications for Image Processing on Graphics Cards.-Programmable and Scalable Architecture for Graphics Processing Units.- Circular Buffers with Multiple Overlapping Windows for Cyclic Task Graphs.- A Hardware-Accelerated Estimation-Based Power Profiling Unit. - Enabling Early Power-Aware Embedded Software Design and On-Chip Power Management.- The Abstract Streaming Machine: Compile-Time Performance Modelling of Stream Programs on Heterogeneous Multiprocessors.- Prototyping a Configurable Cache/Scratchpad Memory with Virtualized User-Level RDMA Capability.- A Dynamic Reconfigurable Super-VLIW Architecture for a Fault Tolerant Nanoscale Design.
Erscheinungsdatum | 10.04.2019 |
---|---|
Reihe/Serie | Lecture Notes in Computer Science | Transactions on High-Performance Embedded Architectures and Compilers |
Mitarbeit |
Chef-Herausgeber: Per Stenström |
Zusatzinfo | IX, 141 p. 88 illus., 36 illus. in color. |
Verlagsort | Berlin |
Sprache | englisch |
Maße | 155 x 235 mm |
Gewicht | 243 g |
Themenwelt | Informatik ► Theorie / Studium ► Algorithmen |
Informatik ► Weitere Themen ► Hardware | |
Schlagworte | 3D • application programming interfaces (api) • Applications • Computer Architecture • computer graphics equipment • Computer Networks • Computer Science • conference proceedings • Embedded Systems • Hardware • Image Processing • image reconstruction • Informatics • Interfaces (computer) • Microprocessor chips • multiprocessing systems • Parallel Programming • Processors • Research • Virtual Reality • wireless sensor networks • wireless telecommunication systems |
ISBN-10 | 3-662-58833-1 / 3662588331 |
ISBN-13 | 978-3-662-58833-8 / 9783662588338 |
Zustand | Neuware |
Haben Sie eine Frage zum Produkt? |
Mehr entdecken
aus dem Bereich
aus dem Bereich
IT zum Anfassen für alle von 9 bis 99 – vom Navi bis Social Media
Buch | Softcover (2021)
Springer (Verlag)
29,99 €
Interlingua zur Gewährleistung semantischer Interoperabilität in der …
Buch | Softcover (2023)
Springer Fachmedien (Verlag)
32,99 €
Eine Einführung mit Java
Buch | Hardcover (2020)
dpunkt (Verlag)
44,90 €