Low-Noise Low-Power Design for Phase-Locked Loops
Springer International Publishing (Verlag)
978-3-319-12199-4 (ISBN)
This book introduces low-noise and low-power design techniques for phase-locked loops and their building blocks. It summarizes the noise reduction techniques for fractional-N PLL design and introduces a novel capacitive-quadrature coupling technique for multi-phase signal generation. The capacitive-coupling technique has been validated through silicon implementation and can provide low phase-noise and accurate I-Q phase matching, with low power consumption from a super low supply voltage. Readers will be enabled to pick one of the most suitable QVCO circuit structures for their own designs, without additional effort to look for the optimal circuit structure and device parameters.
Introduction.- Analysis of Quantization Noise Reduction Techniques for Fractional-N PLL.- A Wide-Band 0.13µm SiGe BiCMOS PLL for X-Band Radar.- Design and Analysis of QVCO with Different Coupling Techniques.- Design and Analysis of a 0.6V QVCO with Capacitive-Coupling Technique.- Conclusions.
Erscheint lt. Verlag | 9.12.2014 |
---|---|
Zusatzinfo | XIII, 96 p. 73 illus., 24 illus. in color. |
Verlagsort | Cham |
Sprache | englisch |
Maße | 155 x 235 mm |
Gewicht | 339 g |
Themenwelt | Mathematik / Informatik ► Informatik |
Technik ► Elektrotechnik / Energietechnik | |
Schlagworte | Clock Generation for Wireless Communication • Frequency Synthesis for Phase-Locked Loops • Low Power Design for Phase-Locked Loops • Noise Reduction for Phase-Locked Loops • phase-locked loops • Quadrature oscillators • Quadrature Signal Generation • wireless communication |
ISBN-10 | 3-319-12199-5 / 3319121995 |
ISBN-13 | 978-3-319-12199-4 / 9783319121994 |
Zustand | Neuware |
Haben Sie eine Frage zum Produkt? |
aus dem Bereich