SystemVerilog Assertions and Functional Coverage
Springer-Verlag New York Inc.
978-1-4614-7323-7 (ISBN)
- Lieferbar
- Versandkostenfrei innerhalb Deutschlands
- Auch auf Rechnung
- Verfügbarkeit in der Filiale vor Ort prüfen
- Artikel merken
...gebraucht verfügbar!
Ashok Mehta is a senior manager in TSMC's CPU/SoC Architecture and Methodology group working on System and 3DIC design projects. In the past, Ashok worked in engineering and management positions at DEC, Data General, Intel and AMCC. He has extensive experience in Design/Verification of complex SoC and Processor devices. He holds nine US patents on ESL and 3DIC designs. Ashok holds a MSEE from University of Missouri.
Introduction.- System Verilog Assertions.- Immediate Assertions.- Concurrent Assertions – Basics (sequence, property, assert).- Sampled Value Functions $rose, $fell.- Operators.- System Functions and Tasks.- Multiple clocks.- Local Variables.- Recursive property.- Detecting and using endpoint of a sequence.- ‘expect’.- ‘assume’ and formal (static functional) verification.- Other important topics.- Asynchronous Assertions !!!.- IEEE-1800–2009 Features.- SystemVerilog Assertions LABs.- System Verilog Assertions – LAB Answers.- Functional Coverage.- Performance Implications of coverage methodology.- Coverage Options (Reference material).
Zusatzinfo | XXXIII, 356 p. |
---|---|
Verlagsort | New York, NY |
Sprache | englisch |
Maße | 155 x 235 mm |
Themenwelt | Mathematik / Informatik ► Informatik ► Theorie / Studium |
Technik ► Elektrotechnik / Energietechnik | |
Schlagworte | Assertion Based Verifiction • Design Debug • Functional Hardware verification • IEEE 1800 SystemVerilog • System-on-Chip Design • System-on-Chip verification • SystemVerilog • SystemVerilog Assertions • SystemVerilog Functional Coverage • Testbench Development |
ISBN-10 | 1-4614-7323-3 / 1461473233 |
ISBN-13 | 978-1-4614-7323-7 / 9781461473237 |
Zustand | Neuware |
Haben Sie eine Frage zum Produkt? |
aus dem Bereich