Creating Assertion-Based IP (eBook)
XVIII, 318 Seiten
Springer US (Verlag)
978-0-387-68398-0 (ISBN)
This book presents formal testplanning guidelines with examples focused on creating assertion-based verification IP. It demonstrates a systematic process for formal specification and formal testplanning, and also demonstrates effective use of assertions languages beyond the traditional language construct discussions
Note that there many books published on assertion languages (such as SystemVerilog assertions and PSL). Yet, none of them discuss the important process of testplanning and using these languages to create verification IP. This is the first book published on this subject.
Assertion-based IP is much more than a comprehensive set of related assertions. It is a full-fledged reusable and configurable transaction-level verification component, which is used to detect both interesting and incorrect behaviors. Upon detecting interesting or incorrect behavior, the assertion-based IP alerts other verification components within a simulation environment, which are responsible for taking appropriate action. The focus of this book is to bring the assertion discussion up to a higher level and introduce a process for creating effective, reusable, assertion-based IP, which easily integrates with the user's existing verification environment, in other words the testbench infrastructure.The guiding principles promoted in this book when creating an assertion-based IP monitor are: modularity assertion-based IP should have a clear separation between detection and actionclarity assertion-based IP should be written initially focusing on capturing intent (versus optimizations) A unique feature of this book is the fully worked out, detailed examples. The concepts presented in the book are drawn from the authors experience developing assertion-based IP, as well as general assertion-based techniques. Creating Assertion-Based IP is an important resource for design and verification engineers.From the Foreword:Creating Assertion-Based IP "e; reduces to process the creation of one of the most valuable kinds of VIP: assertion-based VIP This book will serve as a valuable reference for years to come."e;Andrew Piziali, Sr. Design Verification EngineerCo-Author, ESL Design and Verification: A Prescription for Electronic System Level MethodologyAuthor, Functional Verification Coverage Measurement and Analysis
TABLE OF CONTENTS 7
FOREWORD 12
PREFACE 14
Open Verification Methodology 16
Acknowledgements 16
INTRODUCTION 18
1.1 Assertion- Based IP 18
1.2 Properties and assertions 26
1.3 Who should read this book? 31
1.4 Book organization 32
1.5 Summary 34
DEFINITIONS AND TERMINOLOGY 35
2.1 Notation 36
2.2 Verification component description 41
2.3 Verification component organization 42
2.4 Definitions 47
2.5 Acronyms 51
2.6 Summary 52
THE PROCESS 53
3.1 Guiding principles 54
3.2 Process steps 55
3.3 Assertion- based IP architecture 57
3.4 Guidelines and conventions 73
3.5 Summary 73
BUS-BASED DESIGN EXAMPLE 74
4.1 Bus- based design overview 75
4.2 Summary 76
INTERFACES 77
5.1 Simple generic serial bus interface 78
5.2 Simple generic nonpipelined bus interface 89
5.3 Simple generic pipelined bus interface 103
5.4 Interface monitor coverage example 122
5.5 Summary 126
ARBITERS 127
6.1 Arbitrations schemes 128
6.2 Creating an arbiter assertion- based IP 148
6.3 Summary 156
CONTROLLERS 158
7.1 Simple generic memory controller 159
7.2 Summary 187
DATAPATH 189
8.1 Multiport register file 191
8.2 Data queue 210
8.3 Data error correction 226
8.4 Data compression 237
8.5 Data decompression 251
8.6 Summary 263
QUICK TUTORIAL FOR SVA 265
A. 1 SVA fundamentals 265
A. 2 SystemVerilog sequences 270
A. 3 Property declarations 275
A. 4 Sequence and property operators 276
A. 5 SVA system functions and task 280
A. 6 Dynamic data within sequences 284
A. 7 SVA directives 285
A. 8 Useful named property examples 286
COMPLETE OVM/AVM TESTBENCH EXAMPLE 287
B. 1 OVM/ AVM Example Source Code 288
B. 2 OVM/ AVM high- level reference guide 313
BIBLIOGRAPHY 316
Index 319
Erscheint lt. Verlag | 24.11.2007 |
---|---|
Reihe/Serie | Integrated Circuits and Systems | Integrated Circuits and Systems |
Zusatzinfo | XVIII, 318 p. |
Verlagsort | New York |
Sprache | englisch |
Themenwelt | Informatik ► Weitere Themen ► CAD-Programme |
Naturwissenschaften ► Physik / Astronomie | |
Technik ► Elektrotechnik / Energietechnik | |
Schlagworte | Assertion-Based • Foster • Integrated Circuits • IP • Krolnik • Optimization • Simulation • SystemVerilog • verification • Verilog |
ISBN-10 | 0-387-68398-4 / 0387683984 |
ISBN-13 | 978-0-387-68398-0 / 9780387683980 |
Haben Sie eine Frage zum Produkt? |
Größe: 4,7 MB
DRM: Digitales Wasserzeichen
Dieses eBook enthält ein digitales Wasserzeichen und ist damit für Sie personalisiert. Bei einer missbräuchlichen Weitergabe des eBooks an Dritte ist eine Rückverfolgung an die Quelle möglich.
Dateiformat: PDF (Portable Document Format)
Mit einem festen Seitenlayout eignet sich die PDF besonders für Fachbücher mit Spalten, Tabellen und Abbildungen. Eine PDF kann auf fast allen Geräten angezeigt werden, ist aber für kleine Displays (Smartphone, eReader) nur eingeschränkt geeignet.
Systemvoraussetzungen:
PC/Mac: Mit einem PC oder Mac können Sie dieses eBook lesen. Sie benötigen dafür einen PDF-Viewer - z.B. den Adobe Reader oder Adobe Digital Editions.
eReader: Dieses eBook kann mit (fast) allen eBook-Readern gelesen werden. Mit dem amazon-Kindle ist es aber nicht kompatibel.
Smartphone/Tablet: Egal ob Apple oder Android, dieses eBook können Sie lesen. Sie benötigen dafür einen PDF-Viewer - z.B. die kostenlose Adobe Digital Editions-App.
Buying eBooks from abroad
For tax law reasons we can sell eBooks just within Germany and Switzerland. Regrettably we cannot fulfill eBook-orders from other countries.
aus dem Bereich