A Practical Approach to VLSI System on Chip (SoC) Design - Veena S. Chakravarthi

A Practical Approach to VLSI System on Chip (SoC) Design

A Comprehensive Guide
Buch | Hardcover
XXXII, 312 Seiten
2019 | 1st ed. 2020
Springer International Publishing (Verlag)
978-3-030-23048-7 (ISBN)
106,99 inkl. MwSt
zur Neuauflage
  • Titel erscheint in neuer Auflage
  • Artikel merken
Zu diesem Artikel existiert eine Nachauflage
lt;p>This book provides a comprehensive overview of the VLSI design process. It covers end-to-end system on chip (SoC) design, including design methodology, the design environment, tools, choice of design components, handoff procedures, and design infrastructure needs. The book also offers critical guidance on the latest UPF-based low power design flow issues for deep submicron SOC designs, which will prepare readers for the challenges of working at the nanotechnology scale. This practical guide will provide engineers who aspire to be VLSI designers with the techniques and tools of the trade, and will also be a valuable professional reference for those already working in VLSI design and verification with a focus on complex SoC designs.

  • A comprehensive practical guide for VLSI designers;
  • Covers end-to-end VLSI SoC design flow;
  • Includes source code, case studies, and application examples.

Dr. Veena S. Chakravarthi has more than two decades of semiconductor industry experience in managing design and development of large multiprocessor SoCs, with around six multimillion gate tape outs to her credit. She obtained her PhD in Electronics Engineering from Bangalore University in 2008. Dr. Chakravarthi is co-founder and Chief Technology Officer of Sensesemi Technologies, a healthcare startup based in Bangalore. Prior to that, she has worked for ITI Limited, Mindtree Consulting Pvt. Ltd., Centillium India Pvt. Ltd., and Transwitch India Pvt. Ltd., and consulted for Ikanos Communications, Pereira Ventures, and Asarva Chips and Technologies in various capacities. She has published many papers and filed two patents in the area of VLSI and healthcare. She has been associated with the research center in the Electronics & Communication Engineering Department at BNM Institute of Technologies, Bangalore. Her areas of research interest include low-power high performance SOC designs in EPON, communication, and wireless technologies. She is currently Vice Chair of the Bangalore Section Chapter of the IEEE Nanotechnology Council, and organized many events including the recent IISc IEEE Nanotechnology Summer School in July 2018.

Introduction.- SoC design methodology.- System on Chip Components.- DFT and Synthesis.- Static timing Analysis (STA).- VLSI System Verification.- Physical Design.- Advanced Techniques: Low power UPF flow.- Reference Design: Specification to Layout.

Erscheinungsdatum
Zusatzinfo XXXII, 312 p. 204 illus.
Verlagsort Cham
Sprache englisch
Maße 155 x 235 mm
Gewicht 673 g
Themenwelt Mathematik / Informatik Informatik Theorie / Studium
Informatik Weitere Themen Hardware
Technik Elektrotechnik / Energietechnik
Schlagworte Clock Tree synthesis • Embedded Memory • Embedded Processor • Embedded Systems • Fabless design • Integrated Circuits • Memory compiler • semiconductor • SOC design • Standard cell library • Static Timing Analysis • System-on-Chip • UPF flow • Very Large Scale Integration • VLSI • VLSI-SoC
ISBN-10 3-030-23048-1 / 3030230481
ISBN-13 978-3-030-23048-7 / 9783030230487
Zustand Neuware
Haben Sie eine Frage zum Produkt?
Mehr entdecken
aus dem Bereich
entwickle, drucke und baue deine DIY-Objekte

von Stephan Regele

Buch | Hardcover (2023)
Hanser, Carl (Verlag)
34,99